# A Si IGBT/SiC MOSFET Hybrid Isolated Bidirectional DC-DC Converter for Reducing Losses and Costs of DC Solid State Transformer 

Jun Huang ${ }^{1, *}$, Yu Wang ${ }^{1}$, Zhenfeng Li $^{2}$, Hongbo Zhu ${ }^{1}$ and Kai Li ${ }^{1}$

1 State Key Laboratory of Reliability and Intelligence of Electrical Equipment, School of Electrical Engineering, Hebei University of Technology, Tianjin 300401, China; 202121401086@stu.hebut.edu.cn (Y.W.); 202121401081@stu.hebut.edu.cn (H.Z.); 202131404056@stu.hebut.edu.cn (K.L.)
2 Zhejiang Huayun Electric Power Engineering Design \& Consultation Co., Ltd., Hangzhou 310014, China; wfg8848@gmail.com

* Correspondence: hj2018@hebut.edu.cn; Tel.: +86-159-9636-5927

Citation: Huang, J.; Wang, Y.; Li, Z.; Zhu, H.; Li, K. A Si IGBT/SiC MOSFET Hybrid Isolated Bidirectional DC-DC Converter for Reducing Losses and Costs of DC Solid State Transformer. Electronics 2024, 13, 801. https://doi.org/10.3390/ electronics13040801

Academic Editor: Rui Castro
Received: 30 December 2023
Revised: 3 February 2024
Accepted: 16 February 2024
Published: 19 February 2024


Copyright: © 2024 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ $4.0 /$ ).


#### Abstract

The DC solid state transformer (DCSST) is a crucial component for connecting buses of different voltage levels in the DC distribution grid. This paper proposes a Si IGBT/SiC MOSFET hybrid isolated bidirectional DC-DC converter and an optimized modulation strategy (OMS) to reduce the losses and costs of DCSST. Based on the analysis of topology and operating principles, a duty-cycle modulation strategy is proposed and the converter is modeled by the time domain analysis (TDA) method. Through the analysis of switching characteristics, an optimization problem is established, which aims to reduce the conduction losses of switches while ensuring zero-voltage switching (ZVS) for all switches and low-current turn-off for IGBTs simultaneously. The optimization problem is solved by the augmented Lagrangian genetic algorithm (ALGA), and the OMS for the proposed converter is deduced. Finally, a 2 kW experimental prototype with the primary voltage of $405-495 \mathrm{~V}$ and the secondary voltage of 150 V is built to verify the effectiveness of the proposed topology and OMS. The switching costs of the proposed converter is reduced by $27.3 \%$ and the efficiency is improved by up to $4.04 \%$ compared to the existing method.


Keywords: hybrid-switch DC-DC converter; duty-cycle modulation; optimized modulation strategy; switching characteristics; DC solid state transformer

## 1. Introduction

In recent years, the DC distribution grid has received widespread attention due to the ease of access to energy storage and renewable energy systems, cost reduction, and improvement of power conversion efficiency [1,2]. A typical structure of a DC distribution grid shown in Figure 1 contains both a low-voltage DC (LVDC) bus and a medium-voltage DC (MVDC) bus. The DC solid state transformer (DCSST) is a crucial component for connecting the two buses [2,3]. The dual active bridge (DAB) DC-DC converter, with the advantages of bidirectional flow capability, easy soft switching, and high modularity, is the core circuit of DCSST [4]. The circuit structure of the DAB consists of the primary and secondary H-bridges, a high-frequency transformer, and a series inductor. Limited by the withstand voltage level of the single semiconductor switch, the topology of DCSST mostly adopts the DAB with the structure of input series output parallel (referred to as ISOP-DAB) in practice [5].

The basic modulation strategy for DAB is single phase-shift (SPS) modulation, where the magnitude and flow of power are controlled by adjusting the external phase-shift angle between the H-bridges. The SPS modulation strategy is easy to realize zero-voltage switching (ZVS) with middle and high power, and it especially can realize ZVS over the full power range under the unit voltage conversion ratio. However, under the non-unit voltage conversion ratio, the conduction losses, current stress, and reactive power of the DAB increase
and the switches lose ZVS in the low-power region, which deteriorates the efficiency of the converter. To address the above problems, extensive research has been carried out on modulation and optimized strategies. By increasing the internal phase-shift angles within the primary or secondary H -bridges of DAB , the modulation strategies of extended phase shift (EPS) [6,7], dual phase shift (DPS) [8,9], and triple phase shift (TPS) [10-14] have been successively proposed, which reduce the conduction losses of the converter and expand the ZVS range with the suitable combination of phase-shift angles. On the other hand, Refs. [15-17] proposed the asymmetric duty modulation (ADM) strategy by regulating the duty cycle of driving pulses of switches, which can achieve similar operating characteristics to phase-shift modulation. Further, Refs. [18,19] proposed the duty cycle plus phase-shift modulation by combining phase-shift modulation and ADM, which is expected to achieve even better operating characteristics since the degree of freedom of the modulation is increased to five.


Figure 1. Typical structure diagram of DC distribution grid.
The optimization of the converter can be regarded as a problem of constrained nonlinear optimization, and the effect of optimization depends on the accuracy of the model of converter, the constraints, and the optimized algorithm [20]. The modeling methods for DAB converter are usually divided into two types: time domain analysis (TDA) method $[6-8,12,14,16,17]$ and harmonic component analysis (HCA) method $[9,15,18,19]$. The TDA method can deduce detailed expressions for parameters such as voltage and current based on dividing the operating regions and the operating modes of each region. The modeling accuracy of the TDA method is high, but the division of the operating regions and operating modes under complex modulation strategy is complicated and the method has difficulty achieving unified modeling. The expressions for the switching functions and voltages under the HCA method are expressed in the form of Fourier series, avoiding the need to analyze complex operating modes. However, the modeling accuracy of the HCA method depends on the maximum order of the Fourier series, and the model is usually not accurate enough under non-unit voltage conversion ratio or asymmetric modulation. The optimized objective of DAB is usually chosen as current stress [8,14,15], rms value of current $[7,12,13,18,19]$, or reactive power [9], and the constraints are usually chosen as

ZVS constraints. The choice of optimized algorithm depends on the complexity of the model. When the mathematical expression of the model is simple, the analytical solution of the model is usually obtained by algorithms such as the Lagrange multiplier method [8]. When the model is more complex, convex optimization algorithms or heuristic algorithms such as genetic algorithm (GA), particle swarm optimization (PSO), and Q-learning algorithm $[10,11]$ are usually used to solve the numerical solution of the model.

By comparing existing optimized modulation strategies, it is found that the optimized modulation strategies are mostly optimized for the operating characteristics such as current stress, rms value of current, and switching characteristics in the low-power and mediumpower regions, and still use SPS modulation in the high-power region [12-15,18,19]. Therefore, the turn-off current is high in the high-power region. For the Si IGBTs, it generates large trailing current at high turn-off current, which causes high turn-off losses and deterioration of efficiency [20]. Furthermore, the sizes of passive components such as inductors and transformers are reduced by increasing the switching frequency. The switching frequency usually cannot be too high in order to ensure that the switches are reliably turned off at high turn-off current, which limits the size for components and power density. However, little attention has been paid to the turn-off current on the optimized modulation strategies in the current research. As a result, SiC MOSFETs are mostly used to reduce deterioration of efficiency in the high-power region. However, the problem of efficiency degradation still exists $[12-15,18,19]$ and increases the costs of the converter. Utilizing Si IGBT/SiC MOSFET hybrid circuit structure and making Si IGBTs realize low-current turnoff by means of suitable modulation strategy is an effective way to solve the above problems, while there is a lack of related research.

In order to reduce the losses and costs of DCSST, this paper proposes a $\mathrm{Si} \operatorname{IGBT} / \mathrm{SiC}$ MOSFET hybrid isolated bidirectional DC-DC converter (referred to as hybrid-switch DCDC converter or HSDC) and an optimized modulation strategy (OMS). The rest of this paper is organized as follows. In Section 2, the topology and operating principles of HSDC are introduced. In Section 3, the duty-cycle modulation strategy for HSDC is proposed and the switching characteristics are analyzed. In Section 4, the optimized modulation strategy (OMS) for HSDC is presented. In Section 5, a prototype is established to validate the proposed topology and optimized modulation strategy. Finally, conclusions are drawn in Section 6.

## 2. Hybrid-Switch DC-DC Converter with Three-Phase Medium-Frequency Transformer

### 2.1. Topology

Figure 2a shows the topology of the proposed hybrid-switch DC-DC converter. The primary side consists of three series-connected H -bridges and the secondary side is a threephase half bridge. A three-phase medium-frequency transformer with delta connection on the secondary side is located between the primary and secondary bridges. $n$ is the transformer ratio. $V_{11}, V_{12}$, and $V_{13}$ are the DC voltages of the primary bridges. $V_{1}$ and $V_{2}$ are the DC port voltages. $I_{1}$ and $I_{2}$ are the DC port currents. $C_{11}, C_{12}, C_{13}$, and $C_{2}$ are the DC capacitors. $L_{1}, L_{2}$, and $L_{3}$ are the equivalent series inductances (sum of leakage inductances of transformer and series inductances). $u_{\mathrm{p} 1}, u_{\mathrm{p} 2}$, and $u_{\mathrm{p} 3}$ are the AC port voltages of the primary bridges. $u_{\mathrm{s} 1}, u_{\mathrm{s} 2}$, and $u_{\mathrm{s} 3}$ are the AC port voltages of the secondary bridge. $i_{\mathrm{p} 1}$, $i_{\mathrm{p} 2}$, and $i_{\mathrm{p} 3}$ are the AC port currents of the primary bridges. $i_{\mathrm{s} 1}, i_{\mathrm{s} 2}$, and $i_{\mathrm{s} 3}$ are the linear currents of the secondary bridge. $S_{\mathrm{p} i j}(i=1,2,3 ; j=1,2,3,4)$ are the switches of the primary bridges, where $S_{\mathrm{p} i j}(i=1,2,3 ; j=1,3)$ are defined as the upper switches with SiC MOSFETs, and $S_{\mathrm{p} i j}(i=1,2,3 ; j=2,4)$ are defined as the lower switches with Si IGBTs. $S_{\mathrm{sk}}(k=1,2, \ldots$, 6) are the switches with SiC MOSFETs of the secondary bridge.

In applications with higher voltage or current, the HSDC can be regarded as the submodule of the DCSST. Due to the voltage withstand level of the switches, the submodules usually need connecting in series or parallel. The number of submodules depends on the voltage, current, and transmitted power.


Figure 2. Topology and equivalent circuit of hybrid-switch DC-DC converter. (a) Topology; (b) equivalent circuit (The direction of the arrows indicates the positive direction of the currents, and "*" indicates the homonymous end of the transformer).

### 2.2. Operating Principles

Figure 2 b shows the equivalent circuit diagram of HSDC. The primary bridges are equivalent to three AC voltage sources. The secondary bridge is equivalent to a delta connected three-phase AC voltage source, and the three-phase voltages are equivalent to the primary side as $n u_{\mathrm{s} 1}, n u_{\mathrm{s} 2}$, and $n u_{\mathrm{s} 3}$. Since the magnetizing inductances of the transformer are usually much larger than the equivalent series inductances, the magnetizing inductance can be neglected and the transformer is represented by the equivalent series inductance. According to the equivalent circuit, the relationship between voltages and currents is deduced as

$$
\left\{\begin{array}{l}
L_{1} \frac{\mathrm{~d} i_{\mathrm{p} 1}}{\mathrm{~d} t}=u_{\mathrm{p} 1}-n u_{\mathrm{s} 1}  \tag{1}\\
L_{2} \frac{\mathrm{~d} i_{\mathrm{p} 2}}{\mathrm{~d} t}=u_{\mathrm{p} 2}-n u_{\mathrm{s} 2} \\
L_{3} \frac{\mathrm{~d} i_{\mathrm{p} 3}}{\mathrm{~d} t}=u_{\mathrm{p} 3}-n u_{\mathrm{s} 3}
\end{array}\right.
$$

where the AC port voltages can be expressed by switching function. The switching function is defined as (2), and the AC port voltages are expressed as (3) and (4), respectively.

$$
\begin{align*}
& s_{\mathrm{p} i j}(t) \text { or } s_{\mathrm{s} k}(t)=\left\{\begin{array}{lc}
1, & \text { when } S_{\mathrm{p} i j} \text { or } S_{\mathrm{s} k} \text { conducts } \\
0, & \text { when } S_{\mathrm{p} i j} \text { or } S_{\mathrm{sk}} \text { blocks }
\end{array}\right.  \tag{2}\\
& u_{\mathrm{p} i}=\frac{V_{1}\left(s_{\mathrm{p} i 1}(t)-s_{\mathrm{p} i 3}(t)\right)}{3}, i=1,2,3  \tag{3}\\
& \left\{\begin{array}{l}
u_{\mathrm{s} 1}=V_{2}\left(s_{\mathrm{s} 1}(t)-s_{\mathrm{s} 3}(t)\right) \\
u_{\mathrm{s} 2}=V_{2}\left(s_{\mathrm{s} 3}(t)-s_{\mathrm{s} 5}(t)\right) \\
u_{\mathrm{s} 3}=V_{2}\left(s_{\mathrm{s} 5}(t)-s_{\mathrm{s} 1}(t)\right)
\end{array}\right. \tag{4}
\end{align*}
$$

## 3. Duty-Cycle Modulation for Hybrid-Switch DC-DC Converter

To simplify the analysis, the following assumptions are made: (1) All the switches, inductors, capacitors, and transformer are ideal. (2) The voltages across $C_{11}, C_{12}$, and $C_{13}$ are
balanced at $V_{1} / 3$. (3) $L_{1}, L_{2}$, and $L_{3}$ are the same and equal to $L$. The waveforms of driving pulses, voltages, and current under duty-cycle modulation (DCM) are shown in Figure 3, where $T_{\mathrm{s}}$ is the switching period. The driving pulses of the upper and lower switches of each half-bridge are complementary. The duty cycle of driving pulses for the primary upper switches is $D$, and the duty cycle of driving pulses for the secondary switches is constant at $1 / 2$. The phase-shift between the two half-bridges of each H -bridge is $T_{\mathrm{s}} / 2$ and the phase-shift between H -bridges of adjacent phases is $T_{\mathrm{s}} / 3$. The phase-shift between adjacent phases of the three-phase half bridge is $T_{\mathrm{s}} / 3$ as well. The phase-shift between the primary and secondary switches is variable. Taking A-phase as an example, the phase-shift between $S_{\mathrm{p} 11}$ and $\mathrm{S}_{\mathrm{s} 1}$ is $D_{\mathrm{f}} T_{\mathrm{s}}$, with $D_{\mathrm{f}}$ defined as the phase-shift ratio. The range of values for the two control parameters is $0 \leq D \leq 1 / 2,0 \leq D_{\mathrm{f}} \leq 1$. The converter operates in forward mode for $0 \leq D_{\mathrm{f}} \leq 1 / 2$, while the converter operates in reverse mode for $1 / 2 \leq D_{\mathrm{f}} \leq 1$. In particular, the modulation is SPS modulation when $D$ is constant at $1 / 2$.


Figure 3. Waveforms of driving pulses, voltages, and current of HSDC with DCM.

### 3.1. Modeling

The TDA method is used for modeling in this paper. Without loss of generality, the analysis of HSDC is carried out with A-phase as an example, since the parameters of three phases are consistent. When the converter operates in the forward mode, the range of values for the control parameters can be divided into five operating regions, as shown in Figure 4, and the ranges of $D$ and $D_{\mathrm{f}}$ for each region are shown in Table 1. The operating waveforms for each operating region are shown in Figure 5.


Figure 4. Division of operating regions in the forward mode (The numbers indicate the numbers of operating regions).

Table 1. Ranges of $D$ and $D_{\mathrm{f}}$ for operating regions.

| Region | Range of $D$ and $D_{\mathrm{f}}$ |
| :---: | :---: |
| 1 | $1 / 3 \leq D \leq 1 / 2,0 \leq D_{\mathrm{f}} \leq D-1 / 3$ |
| 2 | $0 \leq D \leq 1 / 2, \max \{0, D-1 / 3\} \leq D_{\mathrm{f}} \leq \min \{D, 1 / 6\}$ |
| 3 | $0 \leq D \leq 1 / 6, D \leq D_{\mathrm{f}} \leq 1 / 6$ |
| 4 | $1 / 6 \leq D \leq 1 / 2,1 / 6 \leq D_{\mathrm{f}} \leq D$ |
| 5 | $0 \leq D \leq 1 / 2, \max \{1 / 6, D\} \leq D_{\mathrm{f}} \leq 1 / 2$ |



Figure 5. Waveforms of driving pulses, voltages, and current of operating regions in the forward mode: (a) Region 1; (b) Region 2; (c) Region 3; (d) Region 4; (e) Region 5.

Region 1 is used as an example for illustration. According to the operating waveforms shown in Figure 5a, the switching cycle of Region 1 can be divided into eight operating modes, and the analysis can be simplified for four operating modes due to the symmetry of the waveforms. According to (1), the expression of $i_{\mathrm{p} 1}(t)$ for half switching cycle is shown in Table 2. From the symmetry of the waveform, the relation is obtained as (5). Then, the expression of $i_{\mathrm{p} 1}$ at each time point can be calculated as shown in Table 3, where the voltage conversion ratio $M$ is defined as $3 n V_{2} / V_{1}$.

$$
\begin{equation*}
i_{\mathrm{p} 1}(0)+i_{\mathrm{p} 1}\left(\frac{T_{\mathrm{s}}}{2}\right)=0 \tag{5}
\end{equation*}
$$

Table 2. Expression of $i_{\mathrm{p} 1}(t)$ for each operating mode of Region 1.

| Mode | Range of Time | $\boldsymbol{u}_{\mathbf{p} 1}$ | $\boldsymbol{u}_{\mathbf{p} 2}$ | Expression of $i_{\mathbf{p} 1}(\boldsymbol{t})$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | $\left[0, D_{\mathrm{f}} T_{\mathrm{s}}\right]$ | $\frac{V_{1}}{3}$ | 0 | $i_{\mathrm{p} 1}(0)+\frac{V_{1}}{3} t$ |
| 2 | $\left[D_{\mathrm{f}} T_{\mathrm{s}},\left(D_{\mathrm{f}}+\frac{1}{3}\right) T_{\mathrm{s}}\right]$ | $\frac{V_{1}}{3}$ | $V_{2}$ | $i_{\mathrm{p} 1}\left(D_{\mathrm{f}} T_{\mathrm{s}}\right)+\frac{V_{1}-3 n V_{2}}{3 L}\left(t-D_{\mathrm{f}} T_{\mathrm{s}}\right)$ |
| 3 | $\left[\left(D_{\mathrm{f}}+\frac{1}{3}\right) T_{\mathrm{s}}, D T_{\mathrm{s}}\right]$ | $\frac{V_{1}}{3}$ | 0 | $i_{\mathrm{p} 1}\left[\left(D_{\mathrm{f}}+\frac{1}{3}\right) T_{\mathrm{s}}\right]+$ |
| 4 | $\left[D T_{\mathrm{s}}, \frac{T_{\mathrm{s}}}{2}\right]$ | 0 | 0 | $\frac{V_{1}}{3 L}\left[t-\left(D_{\mathrm{f}}+\frac{1}{3}\right) T_{\mathrm{s}}\right]$ |
| $i_{\mathrm{p} 1}\left(D T_{\mathrm{s}}\right)$ |  |  |  |  |

Table 3. Expression of $i_{\mathrm{p} 1}$ at each time point of Region 1.

| Time Point | Expression of $\boldsymbol{i}_{\mathbf{p} 1}$ |
| :---: | :---: |
| 0 | $-\frac{n V_{2}}{6 f_{s} L}\left(\frac{3 D}{M}-1\right)$ |
| $D_{\mathrm{f}} T_{\mathrm{s}}$ | $-\frac{n V_{2}}{6 \mathrm{f}_{\mathrm{s}} L}\left(\frac{3 D}{M}-\frac{6 D_{\mathrm{f}}}{M}-1\right)$ |
| $\left(D_{\mathrm{f}}+\frac{1}{3}\right) T_{\mathrm{s}}$ | $-\frac{n V_{2}}{6 f_{\mathrm{s}} L}\left(\frac{3 D}{M}-\frac{6 D_{\mathrm{f}}}{M}-\frac{2}{M}+1\right)$ |
| $D T_{\mathrm{s}}$ | $-\frac{n V_{2}}{6 f_{\mathrm{s}} \mathrm{L}}\left(-\frac{3 D}{M}+1\right)$ |
| $\frac{T_{\mathrm{s}}}{2}$ | $-\frac{n V_{2}}{6 f_{\mathrm{s}} L}\left(-\frac{3 D}{M}+1\right)$ |

Based on the above analysis, the expression of the transmission power $P$ is calculated as

$$
\begin{equation*}
P=\frac{6}{T_{\mathrm{s}}} \int_{0}^{\frac{T_{\mathrm{s}}}{2}} u_{\mathrm{p} 1}(t) i_{\mathrm{p} 1}(t) \mathrm{d} t=\frac{n V_{1} V_{2}}{9 f_{\mathrm{s}} L}\left(6 D_{\mathrm{f}}-3 D+1\right) . \tag{6}
\end{equation*}
$$

The expression of the rms value of the primary AC current $I_{\mathrm{rms}}$ is calculated as

$$
\begin{align*}
& I_{\mathrm{rms}}=\sqrt{\frac{2}{T_{\mathrm{s}}} \int_{0}^{\frac{T_{\mathrm{s}}}{2}}\left[i_{\mathrm{p} 1}(t)\right]^{2} \mathrm{~d} t} \\
&=\frac{n V_{2}}{18 M f_{\mathrm{s}} L} \sqrt{-108 D^{3}+108 M D^{2}+81 D^{2}-216 M D D_{\mathrm{f}}}  \tag{7}\\
&-90 M D+216 M D_{\mathrm{f}}^{2}+72 M D_{\mathrm{f}}+5 M^{2}+8 M
\end{align*} .
$$

In order to simplify the expression for subsequent work, the expression is normalized. Define the power reference $P_{\mathrm{B}}$ and current reference $I_{\mathrm{B}}$ as

$$
\left\{\begin{array}{l}
P_{\mathrm{B}}=\left.P\right|_{D=\frac{1}{2}, D_{\mathrm{f}}=\frac{1}{6}}=\frac{n V_{1} V_{2}}{18 f_{\mathrm{s}} L}  \tag{8}\\
I_{\mathrm{B}}=\frac{P_{\mathrm{B}}}{V_{1}}=\frac{n V_{2}}{18 f_{\mathrm{s}} L}
\end{array} .\right.
$$

The transmission power and rms value of current for Region 1 are expressed by

$$
\left\{\begin{array}{l}
P=2\left(6 D_{\mathrm{f}}-3 D+1\right)  \tag{9}\\
I_{\mathrm{rms}}=\frac{1}{M} \sqrt{-108 D^{3}+108 M D^{2}+81 D^{2}-216 M D D_{\mathrm{f}}} \\
-90 M D+216 M D_{\mathrm{f}}^{2}+72 M D_{\mathrm{f}}+5 M^{2}+8 M
\end{array} .\right.
$$

Other operating regions can be modeled following the similar procedure. The power reference $P_{\mathrm{B}}$ and current reference $I_{\mathrm{B}}$ is the same as Region 1, and the normalized expressions of the transmission power and rms current are shown in Table 4.

Table 4. Normalized expressions of the transmission power and rms current.

| Region | Transmission Power | Rms Current |
| :---: | :---: | :---: |
| 1 | $2\left(6 D_{f}-3 D+1\right)$ | $\frac{1}{M} \sqrt{\begin{array}{l}-108 D^{3}+108 M D^{2}+81 D^{2}-216 M D D_{\mathrm{f}}-90 M D+216 M D_{\mathrm{f}}^{2} \\ +72 M D_{\mathrm{f}}+5 M^{2}+8 M\end{array}}$ |
| 2 | $6\left(-3 D^{2}-3 D_{\mathrm{f}}^{2}+6 D D_{\mathrm{f}}+D\right)$ | $\frac{1}{3 M} \sqrt{ } \begin{aligned} & -6048 M^{2} D^{3}+5832 M D^{3}-912 D^{3}+18144 M^{2} D^{2} D_{\mathrm{f}}-13608 M D^{2} D_{\mathrm{f}} \\ & +4752 M^{2} D^{2}-3564 M D^{2}+729 D^{2}-18144 M D D_{\mathrm{f}}^{2}-9504 M^{2} D D_{\mathrm{f}} \\ & +4536 M D D_{\mathrm{f}}-1152 M^{2} D+270 M D+6048 M^{2} D_{\mathrm{f}}^{3}-1944 M D_{\mathrm{f}}^{3} \\ & +4752 M^{2} D_{\mathrm{f}}^{2}+1150 M^{2} D_{\mathrm{f}}+125 M^{2} \end{aligned}$ |
| 3 | 6 D | $\frac{1}{M} \sqrt{-108 M D^{2}+81 D^{2}+5 M^{2}-108 D^{3}-18 M D+216 M D D_{\mathrm{f}}}$ |
| 4 | $-18 D^{2}-36 D_{\mathrm{f}}^{2}+36 D D_{\mathrm{f}}+6 D+6 D_{\mathrm{f}}-\frac{1}{2}$ | $\frac{1}{M} \sqrt{\begin{array}{l} 216 M D^{3}-108 D^{3}-648 M D^{2} D_{\mathrm{f}}-108 M D^{2}+81 D^{2}+648 M D D_{\mathrm{f}}^{2} \\ +216 M D D_{\mathrm{f}}-27 M D+9 D-432 M D_{\mathrm{f}}^{3}+108 M D_{\mathrm{f}}^{2}-18 D_{\mathrm{f}}+9 M^{2} \\ -5 M+2 \end{array}}$ |
| 5 | $-18 D_{\mathrm{f}}^{2}+6 D_{\mathrm{f}}+6 D-\frac{1}{2}$ | $\begin{aligned} & \frac{1}{M} \sqrt{-108 D^{3}-108 M D^{2}+81 D^{2}+216 M D D_{\mathrm{f}}-18 M D-216 M D_{\mathrm{f}}^{3}} \begin{array}{l} +108 M D_{\mathrm{f}}^{2}-18 M D_{\mathrm{f}}+5 M^{2}+M \end{array} \end{aligned}$ |

Further, the reverse mode can be modeled following a similar procedure.

### 3.2. Switching Characteristics

### 3.2.1. Turn-On Characteristics

If the current flows through the antiparallel diode the moment the switch is turned on, the switch is considered to realize ZVS, and the turn-on loss can be ignored at this time. Taking Region 1 as an example, the ZVS condition for the primary upper and lower switches is

$$
\begin{equation*}
i_{\mathrm{p} 1}(0)=3\left(1-\frac{3 D}{M}\right) \leq 0 \tag{10}
\end{equation*}
$$

The ZVS condition for the secondary switches is

$$
\begin{equation*}
i_{\mathrm{s} 1}\left(D_{\mathrm{f}} T_{\mathrm{s}}\right)=n\left[i_{\mathrm{p} 1}\left(D_{\mathrm{f}} T_{\mathrm{s}}\right)-i_{\mathrm{p} 3}\left(T_{\mathrm{s}}\right)\right]=6 n\left(1-\frac{1}{M}\right) \geq 0 \tag{11}
\end{equation*}
$$

ZVS conditions for other operating regions can be deduced following a similar approach. Since the ZVS conditions are related to the voltage conversion ratio $M$, the turn-on characteristics differ with different $M$. The turn-on characteristics over the full power range with different voltage conversion ratios are shown in Figure 6, where the number on the contour lines denotes normalized power, and the blue-filled area indicates that all switches of the converter can realize ZVS (abbreviated as full-switch ZVS).

The converter can realize full-switch ZVS in Regions 1, 2, and 4. Comparing Figure 6ac, the ZVS ranges of Regions 1, 2, and 4 gradually decrease with the increase of $M$ and the full-switch ZVS can achieve over the full power range when $M \geq 1$. Comparing Figure 6a,d,e, Region 1 loses full-switch ZVS and the converter is not able to realize all-switch ZVS in the low-power region when $M<1$.

### 3.2.2. Turn-Off Characteristics

Taking the primary switches of A-phase as an example, the relationship between the driving pulse of $S_{\mathrm{p} 11}$ and $i_{\mathrm{p} 1}$ can reflect the relationship between the upper switch and the current flowing through it, while the relationship between the driving pulse of $S_{\mathrm{p} 14}$ and $i_{\mathrm{p} 1}$ can reflect the relationship between the lower switch and the current flowing through it. Region 2 is used as an example for illustration. As shown in Figure 7, $I_{\mathrm{p}_{-} o n 1}$ and $I_{\text {poff_1 }}$ are the turn-on current and turn-off current of the upper switch, respectively, and $I_{\mathrm{p}_{-}}$on2 and $I_{\text {poff_2 }}$ are the turn-on current and turn-off current of the lower switch, respectively. The turn-off current of the upper switch is equal in magnitude and opposite in direction to that of the lower switch, and vice versa. Therefore, the premise of low-current turn-off is that the switch realizes ZVS.


Figure 6. Turn-on characteristics over the full power range: (a) $M=1$; (b) $M=1.1$; (c) $M=1.2$; (d) $M=0.9$; (e) $M=0.8$.


Figure 7. Diagram of switching characteristics in Region 2: (a) Upper switch; (b) Lower switch.

## 4. Optimized Modulation Strategy for Reducing Switching Losses

### 4.1. Optimized Modulation Strategy

### 4.1.1. Optimization Problem

The optimization of the converter can be regarded as a problem of constrained nonlinear optimization. The rms value of the primary AC current is positively related to the conduction losses of switches and the winding losses of transformers, and minimizing the rms current can ensure the minimization of the conduction losses and winding losses. Considering the form of the expression, the optimized objective is set to minimize the square of the rms value of the current. Denote the rms of the current as $I_{\mathrm{rms}}\left(D, D_{\mathrm{f}}\right)$, and the objective function is

$$
\begin{equation*}
\operatorname{Min} f=I_{\mathrm{rms}}^{2}\left(D, D_{\mathrm{f}}\right) \tag{12}
\end{equation*}
$$

The equation constraint for the optimization problem is the constraint of the transmission power. Denote the transmission power as $P\left(D, D_{\mathrm{f}}\right)$, and the equation constraint is shown as (13), where $P_{\mathrm{t}}$ is the target value of the transmission power.

$$
\begin{equation*}
P\left(D, D_{\mathrm{f}}\right)=P_{\mathrm{t}} \tag{13}
\end{equation*}
$$

In practice, the parasitic capacitance of the switch needs to be considered to ensure that the switch realizes ZVS. If the energy stored in the inductor is greater than the minimum turn-on current the moment the switch is turned on, the switch can realize ZVS in practice [21,22]. The minimum turn-on current can be determined by

$$
\left\{\begin{array}{l}
\frac{1}{2} L I_{\text {p_onmin }}^{2}=\frac{1}{2}\left(C_{\mathrm{oss} 11}+C_{\mathrm{oss} 12}\right)\left(\frac{V_{1}}{3}\right)^{2}  \tag{14}\\
\frac{1}{2} n^{2} L\left(\frac{I_{\text {s_onmin }}}{\sqrt{3}}\right)^{2}=C_{\mathrm{oss} 2} V_{2}^{2}
\end{array}\right.
$$

where $I_{\mathrm{p}_{-} \text {onmin }}$ and $I_{\text {s_onmin }}$ are the minimum turn-on currents of the primary and secondary switches, respectively; $C_{\mathrm{oss} 11}$ and $C_{\mathrm{oss} 12}$ are the parasitic capacitances of the primary upper and lower switches, respectively; and $C_{\text {oss2 }}$ is the parasitic capacitance of the secondary switches. Normalize the minimum turn-on current, and the ZVS constraints for the optimization problem are obtained, as shown as (15), where $I_{\mathrm{p}_{\text {_on } 1}}$ and $I_{\mathrm{p}_{\text {_on2 }}}$ are the turn-on currents of the primary upper and lower switches, respectively, and $I_{\mathrm{s}_{-}}$on is the turn-on current of the secondary switch.

$$
\left\{\begin{array}{l}
I_{\text {P_on1 }} \leq-\frac{18 f_{\mathrm{s}} \sqrt{L\left(C_{\text {oss11 }}+C_{\text {oss12 }}\right)}}{M}  \tag{15}\\
I_{\mathrm{p}_{\text {_on2 }}} \leq-\frac{18 f_{\mathrm{s}} \sqrt{L\left(C_{\text {oss11 }}+C_{\text {oss12 }}\right)}}{M} \\
I_{\mathrm{S}_{-} \text {on }} \leq-18 f_{\mathrm{s}} \sqrt{6 L C_{\text {oss } 2}}
\end{array}\right.
$$

The primary lower switches are Si IGBTs, which need to achieve low-current turn-off to ensure reliable switching and reduce turn-off losses. The turn-off current is limited by setting a suitable maximum turn-off current, as shown in (16), and the constraint of turnoff current is shown as (16), where $I_{\mathrm{p}_{2} \text { offmax }}$ is the maximum turn-off current of the primary lower switches.

$$
\begin{equation*}
I_{\mathrm{p} \_ \text {off2 }} \leq \frac{I_{\mathrm{p} \_ \text {offmax }}}{I_{\mathrm{B}}} \tag{16}
\end{equation*}
$$

In addition, the range of values for $D$ and $D_{\mathrm{f}}$ are also constraints, which are determined by the operating regions. The optimized model obtained by the above process is complex, and it is difficult to find the analytical solution of the model. As a result, the augmented Lagrangian genetic algorithm (ALGA) is chosen to solve the numerical solution in this paper. Define $X=\left[D, D_{\mathrm{f}}\right]$, and the proposed optimized model can be organized into the standard form, shown as

$$
\begin{align*}
& \operatorname{Min} f(\boldsymbol{X}) \\
& \text { s.t. }\left\{\begin{array}{l}
c_{i}(\boldsymbol{X}) \leq 0, i=1,2, \ldots, m \\
\operatorname{ceq}(\boldsymbol{X})=0
\end{array}\right. \tag{17}
\end{align*}
$$

where $c_{i}(\boldsymbol{X})$ and $\operatorname{ceq}(\boldsymbol{X})$ denote the inequality and equation constraints, respectively; $m$ is the number of inequality constraints. The expression for the fitness function of ALGA is obtained as shown in (18), where $\lambda$ is the Lagrange multiplier vector whose component $\lambda_{i}$ $(i=1,2, \ldots, m+1)$ is non-negative; $s$ is the shift vector whose component $s_{i}(i=1,2, \ldots, m)$ is also non-negative; $\rho$ is a positive penalty parameter.

$$
\begin{equation*}
\text { fitness }(\boldsymbol{X}, \boldsymbol{\lambda}, \boldsymbol{s}, \rho)=f(\boldsymbol{X})-\sum_{i=1}^{m} \lambda_{i} s_{i} \log \left[s_{i}-c_{i}(\boldsymbol{X})\right]+\lambda_{m+1} \operatorname{ceq}(\boldsymbol{X})+\frac{\rho}{2}[\operatorname{ceq}(\boldsymbol{X})]^{2} \tag{18}
\end{equation*}
$$

Define $C=\left[n, M, P_{\mathrm{t}}, f \mathrm{~s}, L, C_{\mathrm{oss} 11}, C_{\mathrm{oss} 12}, C_{\mathrm{oss} 2}, I_{\mathrm{p} \_ \text {offmax }}\right]$ as the parameter vector. The flow of model solving for ALGA based on the fitness function is shown in Figure 8, where $k$ is the number of iterations, $k_{\max }$ is the maximum number of iterations, and $\varepsilon$ is the solving accuracy. The exact flow of the algorithm is as follows:

Step 1: Input $C, \lambda, s, \rho, \varepsilon$, and $k m a x$, initialize $\boldsymbol{X}_{\mathbf{0}}$, and calculate the fitness $\left(\boldsymbol{X}_{\mathbf{0}}\right)$, where $X_{0}$ is the iterative initial value of the ALGA. In practical calculation, the value of $X_{0}$ is related to the number of iterations and is almost independent of the iteration result. For simplicity, the value of $X_{0}$ in this paper is chosen to be a random value within the range of values.

Step 2: $\boldsymbol{X}_{\boldsymbol{k}-\mathbf{1}}$ is used as the input for the process of replication, crossover, and mutation, completing the kth iteration to obtain $\boldsymbol{X}_{\mathbf{k}}$. Next, calculate the fitness $\left(\boldsymbol{X}_{\mathbf{k}}\right)$.

Step 3: If the absolute value of the difference between the fitness of the $k$ th iteration and the $k-1$ th iteration is less than $\varepsilon$ or $k$ reaches the maximum number of iterations, the iteration is stopped; otherwise, Step 2 and Step 3 are repeated.

Step 4: Test whether the iteration result $\boldsymbol{X}_{\boldsymbol{k}}$ satisfies the constraints; if it does, then output $\boldsymbol{X}=\boldsymbol{X}_{\boldsymbol{k}}$, otherwise the SPS modulation strategy is used, and $\boldsymbol{X}=\left[1 / 2,\left(P_{\mathrm{t}}+1\right) / 12\right]$.


Figure 8. Flowchart of solving optimization problems with ALGA.

### 4.1.2. Optimized Modulation Strategy

According to the analysis in Section 3.2.1, the converter can realize full-switch ZVS over the full power range in Regions 1, 2, and 4 when $M \geq 1$, and realize full-switching ZVS for medium- and high-power in Regions 2 and 4 when $M<1$. Therefore, a case-bycase discussion is needed for the value of $M$. The flow of the algorithm for OMS is shown in Figure 9, where $\boldsymbol{X}_{\mathbf{1}}, \boldsymbol{X}_{\mathbf{2}}$, and $\boldsymbol{X}_{\mathbf{4}}$ are the optimized results for Regions 1, 2, and 4, respectively. The exact flow of the algorithm is as follows:

Step 1: Input $C, \lambda, s, \rho, \varepsilon$, and $k_{\max }$.
Step 2: If $M \geq 1$, solve the optimization problems for Regions 1, 2, and 4; otherwise solve the optimization problems for Regions 2 and 4.

Step 3: Calculate the $I_{\mathrm{rms}}$ of the optimized results, and take the optimization result whose $I_{\mathrm{rms}}$ is smallest as the result of the OMS.


Figure 9. Flowchart of algorithms for OMS.
The MATLAB program is used to solve the above algorithm, where ALGA is mainly written based on the built-in function ga. The relevant parameters of HSDC are given in Table 5 . Since the nanocrystalline core of the transformer typically operates at $10-100 \mathrm{kHz}$, the switching frequency of the converter is chosen to be 50 kHz . The transformer ratio is undetermined and needs to be designed according to the OMS. By considering the actual winding of the transformer, the ratio is accurate to one decimal place. Based on the above OMS, it is solved for transformer ratios of $0.9,1.0,1.1,1.2$, and 1.3 , and the rms values of the currents for different transformer ratios are obtained, shown in Figure 10. When the primary voltage is different, the relationship of the rms values of the currents under different transformer ratios is different. However, the rms values of the currents are always at low level when $n$ is taken as 1.1. Therefore, the transformer ratio is determined to be 1.1. The optimized control parameters under the OMS are shown in Figure 11.

Table 5. Parameters of HSDC and ISOP-DAB.

| Parameters | Value |  |
| :---: | :---: | :---: |
|  | HSDC | ISOP-DAB |
| Primary DC voltage ( $V_{1}$ ) | $450 \mathrm{~V}( \pm 10 \%)$ |  |
| Secondary DC voltage ( $V_{2}$ ) | 150 V |  |
| Power (P) | 1000-2000 W |  |
| Switching frequency ( $f_{\mathrm{s}}$ ) | 50 kHz |  |
| Transformer ratio ( $n$ ) | 0.9-1.3 | 2 |
| Equivalent series inductance ( $L$ ) | $30 \mu \mathrm{H}$ | $70 \mu \mathrm{H}$ |
| Si IGBT |  |  |
| SiC MOSFET |  |  |

To verify the effectiveness of OMS compared to existing modulation strategies, the switching characteristics of the HSDC under OMS are compared with those of ISOP-DAB under SPS modulation. To ensure the same number of switches, the topology of ISOP-DAB is shown in Figure 12, and the related parameters are shown in Table 5. ISOP-DAB utilizes SPS modulation, which can realize ZVS over the full power range under the unit voltage
conversion ratio. Therefore, the optimal transformer ratio for ISOP-DAB is 2 , which is chosen according to the unit voltage conversion ratio.


Figure 10. Rms values of the primary currents for different transformer ratios: (a) $V_{1}=405 \mathrm{~V}$; (b) $V_{1}=450 \mathrm{~V}$; (c) $V_{1}=495 \mathrm{~V}$.

(a)

(b)

Figure 11. Optimal control parameters of OMS: (a) Duty cycle; (b) Phase-shift ratio.


Figure 12. Topology of ISOP-DAB (The direction of the arrows indicates the positive direction of the currents, and "*" indicates the homonymous end of the transformer).

The comparison of the theoretical values of the turn-off currents for the primary switches is shown in Figure 13. For the upper switch, there is not much difference in the turn-off currents between the two converters when the primary voltage is 495 V . As the primary voltage drops, the turn-off current of HSDC will be lower than that of ISOP-DAB, and the difference between the two converters gradually increases. For the lower switch, the turn-off currents of HSDC are much lower than those of ISOP-DAB.


Figure 13. Theoretical turn-off current of primary switches of HSDC and ISOP-DAB. (a) Threedimensional curves of upper switches; (b) Three-dimensional curves of lower switches; (c) Twodimensional curves of upper switches; (d) Two-dimensional curves of lower switches.

### 4.2. Closed-Loop Control

When the converter operates in forward mode, a closed-loop control strategy is proposed, and the block diagram of closed-loop control strategy is shown in Figure 14. The optimization problem is complex to solve and the optimized result is numerical solutions. Therefore, the optimized duty cycle $D$ is calculated offline and stored in the memory of the microcontroller in advance, then $D$ is obtained online by the look-up table method. In the table of optimized duty cycle, the row data are varied by $V_{1}$ and the column data are varied by $P$. The steps of $V_{1}$ and $P$ are $\Delta V_{1}$ and $\Delta P$, respectively. Since the optimized results are discrete, the interpolation method is used to adjust $D$ [23]. The closed-loop control strategy is as follows:

Sample the secondary DC voltage $V_{2}$ and the secondary DC current $I_{2}$, and multiply the two to obtain the power $P$. Sample $V_{11}, V_{12}$, and $V_{13}$, and add the three to obtain the primary voltage $V_{1} . P$ and $V_{1}$ are looked up in the table to obtain the optimized duty cycle $D$. The shift ratio $D_{\mathrm{f}}$ is obtained by closed-loop of voltage. Specifically, the reference value of the secondary voltage $V_{2 \text { ref }}$ makes the difference with the actual value, and the difference is passed through the PI controller to obtain $D_{\mathrm{f}} . D$ and $D_{\mathrm{f}}$ are input into the pulse generator to obtain the driving pulse of each switch to complete the process of closed-loop control.


Figure 14. Block diagram of closed-loop control strategy.

## 5. Experimental Results

A prototype, as shown in Figure 15, is established to verify the proposed topology and OMS. The controller is TMS320F28379D of Texas Instruments. The material of the core for the transformer is nanocrystalline 1 K 107 and the number of turns on the primary and secondary sides of the transformer are 11 and 10, respectively. The parameters of the prototype are shown in Table 5.


Figure 15. Experimental prototype of HSDC.
For the proposed HSDC, $1 / 3$ of the switches are Si IGBTs, and the rest are SiC MOSFETs. In the case of the switches used in the experimental platform, there is a reduction of about $27.3 \%$ in the costs of switches compared to the current all-SiC MOSFET configuration.

The experimental waveforms of $u_{\mathrm{p} 1}, u_{\mathrm{s} 1}$, and $i_{\mathrm{p} 1}$ with the primary voltage of 405 V are shown in Figure 16. At the power of 1000 W, the converter operates in Region 1, when both the primary upper and lower switches can realize ZVS and low-current turn-off. As the power increases, the operating region of the converter transitions from Region 1 to Region 2. At the power of 2000 W, the converter operates in Region 2, when both the upper and lower switches can realize ZVS, and only the lower switch realizes low-current turn-off.

The switching characteristics of the primary upper and lower switches are analyzed in detail below, and the experimental waveforms of ISOP-DAB under SPS modulation are used as a comparison. The parameters of ISOP-DAB are shown in Table 4. The same nanocrystalline 1 K 107 is used as the material for the transformer, and the number of turns on the primary and secondary sides of the transformer are 20 and 10, respectively. The
switching characteristics of the primary upper switch are reflected by the voltage between the gate and the source $v_{\mathrm{gs}}$, the voltage between the drain and the source $v_{\mathrm{ds}}$, and the current flowing through the switch; the switching characteristics of the primary lower switch are reflected by the voltage between the gate and emitter $v_{g e}$, the voltage between the collector and emitter $v_{c e}$, and the current flowing through the switch. Since the switching characteristics of the primary upper and lower switches of the ISOP-DAB are basically the same under phase-shift modulation, only the waveforms of the upper switch are demonstrated. This paper selects $S_{\mathrm{p} 11}$ and $S_{\mathrm{p} 14}$ for illustration.


Figure 16. Operating waveforms for primary voltage 405 V of HSDC (a) 1000 W ; (b) 2000 W .
The switching characteristics for the primary voltage of 405 V and power of 1000 W are given in Figure 17. The primary switches of both HSDC and ISOP-DAB realize ZVS. The turn-off current of both the upper and lower switches for HSDC is 0.4 A , while the turnoff current of both the upper and lower switches for the ISOP-DAB is 2.4 A . The turn-off losses of the primary switches of ISOP-DAB are higher than those of HSDC.


Figure 17. Switching characteristics of HSDC and ISOP-DAB with 405 V and 1000 W : (a) $S_{\mathrm{p} 11}$ of HSDC; (b) $S_{\text {p14 }}$ of HSDC; (c) $S_{\text {p11 }}$ of ISOP-DAB.

The switching characteristics for the primary voltage of 405 V and power of 2000 W are given in Figure 18. The primary switches of both HSDC and ISOP-DAB realize ZVS. The HSDC operates in Region 2, and the primary lower switch realizes zero-current switching (ZCS) with negligible turn-off losses.


Figure 18. Switching characteristics of HSDC and ISOP-DAB with 405 V and 2000 W : (a) $S_{\text {p11 }}$ of HSDC; (b) $S_{\text {p14 }}$ of HSDC; (c) $S_{\text {p11 }}$ of ISOP-DAB.

The switching characteristics of HSDC with the primary voltage 450 V and 495 V are shown in Figures 19 and 20, respectively. In the above conditions, the converter is operating in Region 2, and the switching characteristics of the primary switches are basically the same as those at 405 V and 2000 W . Therefore, the switching characteristics will not be analyzed in detail.


Figure 19. Switching characteristics of HSDC with 450 V : (a) $S_{\text {p11 }}$ with 1000 W ; (b) $S_{\text {p14 }}$ with 1000 W ; (c) $S_{\text {p11 }}$ with 2000 W ; (d) $S_{\text {p14 }}$ with 2000 W .


Figure 20. Switching characteristics of HSDC with 495 V: (a) $S_{\text {p11 }}$ with 1000 W ; (b) $S_{\text {p14 }}$ with 1000 W ; (c) $S_{\mathrm{p} 11}$ with 2000 W ; (d) $S_{\mathrm{p} 14}$ with 2000 W .

The turn-off currents of the primary switches for the primary voltage of $405 \mathrm{~V}-495 \mathrm{~V}$ and power of 1000-2000 W are shown in Figure 21. The turn-off currents of upper switch for HSDC and ISOP-DAB are essentially the same when the primary voltage is 495 V . As the primary voltage drops, the turn-off current of HSDC will be lower than that of ISOPDAB , and the difference between the two converters gradually increases. By comparing Figures 13 and 21, the trend and magnitude relationship of the turn-off current for the actual and theoretical results are basically consistent.

For HSDC and ISOP-DAB, the maximum voltages of the primary switches are both the capacitive voltages of the H -bridge where the switches are located, and the maximum voltages of the secondary switches are both the capacitive voltage of the secondary side. Therefore, the maximum voltages of the switches of both converters can be considered the same when the primary and secondary DC voltages are the same.


Figure 21. Turn-off current of primary switches of HSDC and ISOP-DAB: (a) Upper switches; (b) Lower switches.

The comparison of the current stresses of the switches for the HSDC and ISOP-DAB is shown in Figure 22, where $I_{\mathrm{p}_{-} \max }$ and $I_{\mathrm{s}_{-} \max }$ are the current stress of the primary and secondary switches, respectively. For the primary switches, the current stress of HSDC is higher than that of ISOP-DAB at lower primary voltage, and the difference between the two decreases as the primary voltage increases. When the primary voltage reaches 495 V , the current stress of HSDC is slightly less than that of ISOP-DAB. The magnitude relationship of the current stress of the secondary switches is similar to that of the primary switches, but the current stress of HSDC is still slightly higher than that of ISOP-DAB at the primary voltage of 495 V . In summary, the proposed OMS somewhat increases the current stresses compared to the existing strategy.


Figure 22. Comparison of the current stresses of the switches: (a) Primary switches; (b) Secondary switches.

Figure 23 illustrates the thermograms of switches at 450 V and 2000 W for 5 min of continuous operation, where the temperatures denote the average temperatures of the switches of the H-bridge or three-phase half-bridge bridge. The average temperatures for the switches of HSDC are all lower than those of ISOP-DAB, so the switching losses of HSDC are lower than those of ISOP-DAB, thus proving the effectiveness of OMS in reducing switching losses.


Figure 23. Thermogram of switches: (a) Primary switches of HSDC; (b) Primary switches of ISOPDAB; (c) Secondary switches of HSDC; (d) Secondary switches of ISOP-DAB.

The efficiency of HSDC and ISOP-DAB is compared in Figure 24. When the power is in the range of 1000-1400 W, the efficiency of HSDC and ISOP-DAB is basically the same as the turn-off losses of HSDC and ISOP-DAB are not much different. As the power increases, the turn-off losses of the ISOP-DAB increase, and the efficiency gradually decreases. The turn-off currents for the primary upper switches of HSDC are lower than those of ISOPDAB , and the lower switches realize low-current turn-off. As a result, the turn-off losses of HSDC are low and the efficiency remains basically the same compared to the low-power region. The optimization of the HSDC at full load is the most effective, and the difference in efficiency at full load under experimental condition ranges from $1.65 \%$ to $4.04 \%$. When the primary voltage is 495 V , the difference between the turn-off currents of HSDC and ISOPDAB is the smallest, and the difference between the efficiency is the smallest. When the primary voltage is 405 V , the difference between the turn-off currents of the two converters is the largest, and the difference between the efficiency is the largest as well. In summary, the proposed OMS can effectively reduce the losses in the high-power region and realize the efficient operation of the converter.


Figure 24. Efficiency of HSDC and ISOP-DAB.
6. Conclusions

In order to reduce the losses and costs of DCSST, this paper proposes a Si IGBT/SiC MOSFET hybrid isolated bidirectional DC-DC converter and an optimized modulation
strategy. The operating regions of the proposed converter under duty cycle modulation are divided by TDA method and each region is modeled. An optimization problem is established with the square of the rms value of the primary AC current as the optimized objective and the switching characteristics and the transmission power characteristics as the constraints. The optimization problem is solved by the augmented Lagrangian genetic algorithm (ALGA), and the OMS for the proposed converter is deduced. Finally, the effectiveness of OMS in reducing switching losses and improving efficiency is verified by comparison experiments with ISOP-DAB. The switching costs of the proposed converter are reduced by $27.3 \%$ and the efficiency is improved by up to $4.04 \%$ compared to the existing ISOP-DAB.

Author Contributions: Conceptualization, J.H. and Z.L.; methodology, J.H.; software, Y.W., Z.L., and H.Z.; formal analysis, J.H. and Y.W.; data curation, Z.L. and K.L.; writing-original draft preparation, J.H. and Y.W.; writing - review and editing, J.H. All authors have read and agreed to the published version of the manuscript.
Funding: This work was funded by National Natural Science Foundation of China (52130710).
Data Availability Statement: The data that support the findings of this study are available from the corresponding author upon reasonable request.
Conflicts of Interest: Author Zhenfeng Li was employed by the company Zhejiang Huayun Electric Power Engineering Design \& Consultation Co., Ltd. The remaining authors declare that the research was conducted in the absence of any commercial or financial relationships that could be construed as a potential conflict of interest.

## References

1. Zhang, J.; Liu, J.; Yang, J.; Zhao, N.; Wang, Y.; Zheng, T.Q. A Modified DC Power Electronic Transformer Based on Series Connection of Full-Bridge Converters. IEEE Trans. Power Electron. 2019, 34, 2119-2133. [CrossRef]
2. Zhuang, Y.; Liu, F.; Huang, Y.; Wang, S.; Pan, S.; Zha, X.; Diao, X. A Multi-port DC Solid-state Transformer for MVDC Integration Interface of Multiple Distributed Energy Sources and DC Loads in Distribution Network. IEEE Trans. Power Electron. 2021, 37, 2283-2296. [CrossRef]
3. Wan, D.; Zhou, Q.; Duan, X.; Zhu, J.; Li, J.; Zhou, H. A High-Power Density DC Converter for Medium-Voltage DC Distribution Networks. Electronics 2023, 12, 3975. [CrossRef]
4. Zhao, B.; Song, Q.; Liu, W.;Sun, Y. Overview of Dual-Active-Bridge Isolated Bidirectional DC-DC Converter for High-FrequencyLink Power-Conversion System. IEEE Trans. Power Electron. 2014, 29, 4091-4106. [CrossRef]
5. Shu, L.; Chen, W.; Shi, M.; Liu, R.; Gao, S.; Deng, F. Improved Control Strategy of Triple-Voltage Three-Phase DAB (T²-DAB) Converter for Current Stress and Zero-Voltage-Switching Optimization. IEEE J. Emerg. Sel. Top. Power Electron. 2022, 10, 773-784. [CrossRef]
6. Naayagi, R.T.; Forsyth, A.J.; Shuttleworth, R. Performance analysis of extended phase-shift control of DAB DC-DC converter for aerospace energy storage system. In Proceedings of the 2015 IEEE 11th International Conference on Power Electronics and Drive Systems, Sydney, NSW, Australia, 9-12 June 2015.
7. $\mathrm{Xu}, \mathrm{G} . ;$ Li, L.; Chen, X.; Liu, Y.; Sun, Y.; Su, M. Optimized EPS Control to Achieve Full Load Range ZVS With Seamless Transition for Dual Active Bridge Converters. IEEE Trans. Ind. Electron. 2021, 68, 8379-8390. [CrossRef]
8. Li, L.; Xu, G.; Xiong, W.; Liu, D.; Su, M. An Optimized DPS Control for Dual-Active-Bridge Converters to Secure Full-Load-Range ZVS With Low Current Stress. IEEE Trans. Transp. Electrification 2022, 8, 1389-1400. [CrossRef]
9. Wu, J.; Wen, P.; Sun, X.; Yan, X. Reactive Power Optimization Control for Bidirectional Dual-Tank Resonant DC-DC Converters for Fuel Cells Systems. IEEE Trans. Power Electron. 2020, 35, 9202-9214. [CrossRef]
10. Tang, Y.; Hu, W.; Xiao, J.; Chen, Z.; Huang, Q.; Chen, Z.; Blaabjerg, F. Reinforcement Learning Based Efficiency Optimization Scheme for the DAB DC-DC Converter with Triple-Phase-Shift Modulation. IEEE Trans. Ind. Electron. 2021, 68, 7350-7361. [CrossRef]
11. Lin, F.; Zhang, X.; Li, X.; Sun, C.; Cai, W.; Zhang, Z. Automatic Triple Phase-Shift Modulation for DAB Converter with Minimized Power Loss. IEEE Trans. Ind. Appl. 2022, 58, 3840-3851. [CrossRef]
12. Yu, H.; Hang, L.; Zheng, X.; He, Z.; He, Y.; Shen, L.; Shao, C.; Zeng, P.; Wu, Q.; Yang, X.; et al. Globally Unified ZVS and QuasiOptimal Minimum Conduction Loss Modulation of DAB Converters. IEEE Trans. Transp. Electrification 2022, 8, 3989-4000. [CrossRef]
13. Capó-Lliteras, M.; Oggier, G.G.; Bullich-Massagué, E.; Heredero-Peris, D.; Montesinos-Miracle, D. Analytical and Normalized Equations to Implement the Optimized Triple Phase-Shift Modulation Strategy for DAB Converters. IEEE J. Emerg. Sel. Top. Power Electron. 2023, 11, 3535-3546. [CrossRef]
14. Zhang, Y.; Zong, J.; Zhang, F.; Li, X.; Wei, Y.; Ma, H. A Comprehensive Optimization Strategy of DAB Converter with Minimal Current Stress and Full Soft Switching in the Whole Operating Range. IEEE J. Emerg. Sel. Top. Power Electron. 2023, 12, 129-142. [CrossRef]
15. Mou, D.; Luo, Q.; Wang, Z.; Li, J.; Wei, Y.; Shi, H.; Du, X. Optimal Asymmetric Duty Modulation to Minimize Inductor Peak-toPeak Current for Dual Active Bridge DC-DC Converter. IEEE Trans. Power Electron. 2021, 36, 4572-4584. [CrossRef]
16. Tian, J.; Wang, F.; Zhuo, F.; Deng, H. A Full-Power-Range Optimization Scheme Under Double-Side Asymmetrical Phase-Shift Modulation in DAB-Based Distributed Energy Storage System. IEEE J. Emerg. Sel. Top. Power Electron. 2023, 1. [CrossRef]
17. Tian, J.; Zhuo, C.; Wang, F.; Deng, H. Dual-Side Asymmetric Duty Modulation Based on Accurate Soft-Switching Characteristics Modeling for DAB-Based DC Microgrid. IEEE J. Emerg. Sel. Top. Power Electron. 2024, 1. [CrossRef]
18. Li, J.; Luo, Q.; Mou, D.; Wei, Y.; Sun, P.; Du, X. A Hybrid Five-Variable Modulation Scheme for Dual-Active-Bridge Converter with Minimal RMS Current. IEEE Trans. Ind. Electron. 2022, 69, 336-346. [CrossRef]
19. Mou, D.; Luo, Q.; Li, J.; Wei, Y.; Wang, Z.; Sun, P.; Du, X.; Mantooth, H.A. Hybrid Duty Modulation for Dual Active Bridge Converter to Minimize RMS Current and Extend Soft-Switching Range Using the Frequency Domain Analysis. IEEE Trans. Power Electron. 2021, 36, 4738-4751. [CrossRef]
20. Ortiz, G.; Uemura, H.; Bortis, D.; Kolar, J.W.; Apeldoorn, O. Modeling of Soft-Switching Losses of IGBTs in High-Power HighEfficiency Dual-Active-Bridge DC/DC Converters. IEEE Trans. Electron Devices 2013, 60, 587-597. [CrossRef]
21. Chilakalapudi, G.; Kumar, A. Optimal reactive power control for dual-active-bridge converter using improved dual-phase-shift modulation strategy for electric vehicle application. Int. J. Circuit Theory Appl. 2023, 51, 1204-1223. [CrossRef]
22. Choi, C.-W.; So, J.-H.; Ko, J.-S.; Kim, D.-K. Influence Analysis of SiC MOSFET's Parasitic Capacitance on DAB Converter Output. Electronics 2022, 12, 182. [CrossRef]
23. Shu, L.; Chen, W.; Li, R.; Zhang, K.; Deng, F.; Yuan, Y.; Wang, T. A Three-Phase Triple-Voltage Dual-Active-Bridge Converter for Medium Voltage DC Transformer to Reduce the Number of Submodules. IEEE Trans. Power Electron. 2020, 35, 11574-11588. [CrossRef]

Disclaimer/Publisher's Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

